A 507 GMACs/J 256-Core Domain Adaptive Systolic-Array-Processor for Wireless Communication and Linear-Algebra Kernels in 12nm FINFET.

Symposium on VLSI Technology (VLSI Technology)(2022)

引用 2|浏览8
暂无评分
摘要
We present DAP (Domain Adaptive Processor), an adaptive systolic-array-processor of 256 programmable cores in 12 nm CMOS for wireless communication workloads. DAP uses a globally homogeneous but locally heterogeneous architecture, decode-less reconfiguration instructions for data streaming, single-cycle data communication between functional units (FUs), and lightweight nested-loop control. We show how configuration flexibility and fast program loading allows a wide range of communication workloads to be mapped and swapped in sub-µs, supporting continually evolving communication standards such as 5G. DAP achieves 507 GMACs/J and a peak performance of 264 GMACs.
更多
查看译文
关键词
programmable cores,CMOS,wireless communication workloads,decode-less reconfiguration instructions,single-cycle data communication,communication standards,5G,FINFET,domain adaptive processor,256-core domain adaptive systolic-array-processor,linear-algebra kernels,locally heterogeneous architecture,functional units,lightweight nested-loop control,size 12.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要