Gate-to-drain/source overlap and asymmetry effects on hot-carrier generation

P. Devoge,H. Aziza, P. Lorenzini, P. Masson, F. Julien, A. Marzaki, A. Malherbe, J. Delalleau, T. Cabout, A. Regnier, S. Niel

2022 IEEE International Integrated Reliability Workshop (IIRW)(2022)

引用 0|浏览8
暂无评分
摘要
An investigation of the effects of gate-to-drain/source overlap length and overlap asymmetry on the electrical and hot-carrier generation behavior is conducted on a medium-voltage (around 3 to 5 V) transistor in a 40 nm CMOS technology, using TCAD simulations calibrated with electrical measurements. The substrate current versus gate voltage is used to monitor the hot-carrier impact ionization rate. A novel numerical approach of decomposing the substrate current into its drain-side and source-side constituents is proposed, allowing to determine the junction where most of the impact ionization occurs depending on the geometrical and electrical parameters.
更多
查看译文
关键词
transistor,device,CMOS,reliability,hot-carrier,overlap length,asymmetry,TCAD,substrate current
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要