Transistor Sizing Scheme for DICE-Based Radiation-Resilient Latches

2023 International Conference on Electronics, Information, and Communication (ICEIC)(2023)

引用 0|浏览4
暂无评分
摘要
Recently, radiation-aware latch designs have been increasingly important due to the aggressive VLSI scaling. From radiation, latched data can be flipped due to single event upset (SEU) at a single node or multiple nodes in a circuit. Therefore, we need to develop SEU-resilient latches. DICE-based latches has remarkable features during SEU recovery. To our knowledge, there is no systematic analysis of transistor sizes for the DICE-based latch designs. In this paper, we propose transistor sizing scheme for radiation-resilient latches to single node upset and multiple node upsets.
更多
查看译文
关键词
double-node upset (DNU),radiation-hardened latch,DICE,single-node upset (SNU),soft error
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要