谷歌浏览器插件
订阅小程序
在清言上使用

FPGA-Supported HDL Approach to Implement Reversible Logic Gate-Based ALU

Soumya Sen, Piyali Saha,Souvik Saha

2023 11th International Conference on Internet of Everything, Microwave Engineering, Communication and Networks (IEMECON)(2023)

引用 0|浏览0
暂无评分
摘要
This manuscript banks on the design of reversible gates and implementation of an Arithmetic Logic Unit – 16 bit (ALU) utilizing Verilog with Xilinx ISE 14.7, Spartan 6FPGA kit. The same functionality is compared with a basic logic gate- based ALU. Reversible gates can produce a distinct output vector from each input vector, and the opposite is also possible. Circuits with irreversible gates suffer from data erosion. Power loss results from a circuit’ s loss of data. In conclusion, gates with reversible logic are preferable over irreversible counterparts. A library of reversible gates, comprising of AND, OR, NAND, NOR, and XOR, using Verification Logic Hardware Description Language (HDL) is developed, which in turn contributes to the designing of arithmetic and combinational logic like full adder, decoder (2: 4), decoder (3: S), multiplier, full subtractor, and comparator.
更多
查看译文
关键词
Verilog,Xilinx ISE,Toffoli Gates,FPGA Spartan 6
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要