32-Bit Non-pipelined Processor Realization Using Cadence

K. Prasad Babu, K. E. Sreenivasa Murthy,M. N. Giri Prasad

Proceedings of Fourth International Conference on Computer and Communication Technologies(2023)

引用 0|浏览2
暂无评分
摘要
In modern electronics field, power constraint is emphasizing factor, since most of electronic devices are handheld. With the advent of IoT, processors design with high performance, low power dissipation is of primary concern. In this work, a 32-bit non-pipelined processor is implemented using Cadence tool of 0.35 µm technology library with minimal working units along with optimal performance. Static power, net power, dynamic power for the proposed design are obtained in nano-watts. Basic building blocks of the design include the CPU along with memory controller. The data size is 32-bit, and address size is 16-bit. Four-bit operational code is employed. Nine instructions are used in the design. Four-bit bidirectional IO is implemented. Memory is divided for ROM and RAM input–output ports. Design avail clock frequency of 80 MHz. RTL simulation is done along with synthesis, place and route, and LVS and DRC rule check. For the work implemented, no of cells of CPU are 1127, memory controller are 2071, the total leakage power is 4.38 nW, dynamic power is 56436431.19 nW, short-circuit power is 41474454.01 nW, and net power is 14960177.18 nW.
更多
查看译文
关键词
CPU, Dynamic power, Short-circuit power, Static power, Net power, 32-bit processor
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要