A Sub-Sampling Phase-Locked Loop with a TDC-Based Frequency-Locked Loop

2023 International VLSI Symposium on Technology, Systems and Applications (VLSI-TSA/VLSI-DAT)(2023)

引用 0|浏览3
暂无评分
摘要
This paper presents an integer-N sub-sampling phase-locked loop (SSPLL), which proposes a novel TDC-based frequency-locked loop (FLL) to fast lock the output frequency. This SSPLL is fabricated in a 90-nm CMOS. With a 40-MHz reference input, the measured RMS jitter (10 kHz–100 MHz) at 2.4 GHz is 495.7 fs while the reference spur is −63.8 dBc. The total power consumption is 4.41 mW. The proposed FLL achieves the average frequency-locking time of about 160 ns only when simulated across various PVT settings and re-locking conditions.
更多
查看译文
关键词
Phase-locked loop,sub-sampling,fast-locking,frequency-locked loop (FLL),time-to-digital converter (TDC)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要