A Stack-Based In-Pixel Storage Circuit for SPAD Photon Counting

2023 IEEE International Symposium on Circuits and Systems (ISCAS)(2023)

引用 1|浏览5
暂无评分
摘要
Single-photon avalanche diodes (SPADs) have attracted a lot of attention these days because of the ability to detect a single photon for many emerging applications. However, planar SPAD sensor arrays often suffer from serious photon loss because the readout bottleneck dominates the overall dead time. This paper presents a stack-based in-pixel storage circuit for high-throughput SPAD imaging. The proposed circuit helps a SPAD imaging chip solve the buffer saturation problem and reduces its dead time by half compared to single-bit storage. Fabricated in TSMC HV $0.18\ \mu \mathrm{m}$ CMOS technology, each pixel in the SPAD array can record at most three photons in 50 ns, resulting in 40Mfps. The minimum integration time to form an 8-bit image is reduced to $6.4\ \mu \mathrm{s}$ while maintaining global shutter exposure.
更多
查看译文
关键词
SPAD, in-pixel storage, SPC, high-speed camera
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要