4.5 Gsymbol/s/lane MIPI C-PHY Receiver with Channel Mismatch Calibration.

Changmin Song, Minjun Cho, Sihan Kim,Young-Chan Jang

ISCAS(2023)

引用 0|浏览3
暂无评分
摘要
A high-speed receiver that includes a clock recovery circuit is proposed to support mobile industry processor interface (MIPI) C-PHY version 2.0. The proposed MIPI C-PHY receiver uses a two-stage continuous-time linear equalizer and a level-dependent elastic buffer to compensate for the signal degraded due to channel attenuation and transition of three-level data. It performs calibration for mismatch between three channels for one lane of the MIPI C-PHY by adding three highspeed delay lines and calibration logic. In addition, a training pattern that transmitted from a MIPI C-PHY transmitter is proposed for the channel mismatch calibration. The proposed MIPI C-PHY receiver that supports a symbol rate of 4.5 Gsymbol/s/lane is designed by using a 40-nm CMOS process with a 1.1-V supply voltage. The proposed channel mismatch calibration reduces the peak-to-peak time jitter of the data and recovered clock by 25% and 31%, respectively.
更多
查看译文
关键词
MIPI C-PHY receiver, equalizer, level-dependent elastic buffer, clock recovery, channel mismatch calibration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要