FPGA Design and Implementation of ECG Classification Neural Network

2023 IEEE 3rd International Conference on Computer Communication and Artificial Intelligence (CCAI)(2023)

引用 0|浏览1
暂无评分
摘要
The multi-label classification algorithm of electrocardiogram can be applied in clinical diagnosis as an aid. By porting the algorithm to intelligent terminal devices, it can monitor the health of patients in real-time and provide disease warnings, allowing for the timely detection of potential cardiovascular diseases in users. In this paper, a lightweight multi-scale attention network is designed, and a multi-channel parallel accelerator based on output data reuse is developed specifically for this network. The accelerator adopts a deep pipeline parallel architecture, which can highly reuse data in time and space, making it suitable for deploying on hardware platforms with limited resources. The accelerator designed in this paper is deployed on Xilinx’s ZYNQ-7100 hardware platform, achieving a throughput of 116.7 GOPs with a power consumption of 6. 67W, and has a hardware resource utilization rate of 0.33 GOPS/DSP and 2.85 GOPS/kLUT. Compared with general CPUs/GPUs, this accelerator has greater advantages in terms of hardware utilization efficiency and energy consumption, which meets the requirements of low-power and high-performance for intelligent terminal devices.
更多
查看译文
关键词
hardware,accelerator,FPGA (Field Programmable Gate Array),multi-scale attention network,ECG,classification
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要