谷歌浏览器插件
订阅小程序
在清言上使用

Airgap Integration on Patterned Metal Lines for Advanced Interconnect Performance Scaling

H. K. Chang,H. Y. Huang, T. Y. Lo, S. K. Lee, K. W. Yang, C. L. Tang, Gary Liu,C. T. Wu, M. H. Lin, W. C. Chu, T. J. Kuo, S. K. Fu, H. W. Tien,C. H. Tsai, Megan Wei, H. P. Chen, M. H. Lee,C. W. Lu,Winston S. Shue, Min Cao

2023 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, IITC AND IEEE MATERIALS FOR ADVANCED METALLIZATION CONFERENCE, MAM, IITC/MAM(2023)

引用 0|浏览9
暂无评分
摘要
A novel process scheme combining airgap integration with patterned metal lines is introduced. Scheme feasibility is demonstrated on interconnect pitches targeting for 2nm technology node and beyond. Up to 25% coupling capacitance reduction compared to state-of-the-art copper damascene interconnect is achieved by integrating airgap to directly patterned metal lines. Simultaneous line resistance reduction is made possible by proper conductor selection to enable larger grain size and free of metal barrier process required in conventional copper damascene scheme. Performance scalability is demonstrated through the well-controlled airgap height control enabled by the incorporation of a novel airgap formation material removable by thermal process. Finally, scheme robustness is demonstrated through electrical and reliability tests.
更多
查看译文
关键词
advanced interconnect performance scaling,airgap formation material,airgap height control,airgap integration,copper damascene interconnect,coupling capacitance reduction,directly patterned metal lines,electrical tests,interconnect pitches,metal barrier process,reliability tests,simultaneous line resistance reduction,size 2.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要