A 112-Gb/s Serial Link Transceiver With Three-Tap FFE and 18-Tap DFE Receiver for up to 43-dB Insertion Loss Channel in 7-nm FinFET Technology

IEEE JOURNAL OF SOLID-STATE CIRCUITS(2024)

引用 0|浏览2
暂无评分
摘要
This article presents a power-and area-efficient multistandard serial link transceiver designed for application rates of up to 112 Gb/s, such as OIF CEI-112G and IEEE 802.3ck 400GBASE. The receiver features a continuous time linear equalizer, a programmable gain amplifier (PGA), a three-tap sampling-based feed-forward equalizer, and an 18-tap decision feedback equalizer. The transmitter uses a half-rate 2:1 multiplexer (MUX) with a duty cycle distortion corrected clock and a 7-bit digital to analog converter (DAC)-based driver with a six-tap feed-forward equalizer. The shared phase-locked loop (PLL) has a tuning range of 40-60 GHz with 0.12-ps rms jitter in integer mode and 0.16-ps jitter in fractional-N mode measured at 56 GHz. The transmitter shows an eye with an RLM of 0.999. The transceiver can compensate for up to 43.9-dB insertion loss (IL) channel at 112 Gb/s. It consumes 690-mW per receiver (RX)/transmitter (TX). It is fabricated in 7-nm FinFET technology and occupies 0.63-mm(2 )per RX/TX.
更多
查看译文
关键词
1+D pulse shaping,112G,7-bit digital to analog converter (DAC),backplane,data center,decision feed-back equalizer (DFE),feed-forward equalizer (FFE),forward error correction (FEC),look ahead,NRZ,PAM4,quarter-rate topology,serial link transceiver,source-series terminated (SST) driver
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要