A Synthesis Method for Verilog Case Statement Using Mux-and-Inverter Graph

2023 International Symposium of Electronics Design Automation (ISEDA)(2023)

引用 0|浏览1
暂无评分
摘要
Crossbar architectures are widely used in high-performance network switches, such as connecting PEs in multiprocessor systems. The crossbar is usually synthesized by CASE statements in Verilog, and its delay largely affects the performance of the whole design. We proposed a multi-strategy synthesis method exclusively for CASE statements. Based on mux-and-inverter graph (MAIG), this method simplifies selection logic using the Boolean characteristic. Experimental result shows that this method could bring 4.30% less area and 16.3% less delay than Yosys.
更多
查看译文
关键词
case statement,logic synthesis,Binary decision diagram,And-inverter graph
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要