Characterization and Modeling of I-V, C-V and Trapping behavior of SiC Power MOSFETs

2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)(2023)

引用 1|浏览1
暂无评分
摘要
This paper presents a physics-based model to capture the current-voltage (I-V) and capacitance-voltage (C-V) of multiple commercially available Silicon Carbide (SiC) MOSFETs. A charge-based core model has been developed to capture the I-V characteristics of the devices. The parasitic charges and capacitances are modeled empirically to capture the C-V characteristics and kink in the gatedrain capacitance $(C_{GD})$ . To study the trapping behavior, dual-pulse trap characterization is performed for multiple gate and drain quiescent conditions. A positive shift in threshold voltage $(V_{TH})$ with VGSQ is observed. Further, an RC network approach is implemented to model stress-induced changes in the I-V characteristics of the device.
更多
查看译文
关键词
Charge-Based Model,Drift Region,Kink,Power Mosfet,Silicon Carbide and Trapping
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要