The device performance limit of in-plane monolayer VTe2/WTe2 heterojunction-based field-effect transistors

Nanoscale(2023)

引用 0|浏览0
暂无评分
摘要
To overcome the scaling restriction on silicon-based field-effect transistors (FETs), two-dimensional (2D) transition metal dichalcogenides (TMDs) have been strongly proposed as alternative materials. To explore the device performance limit of TMD-based FETs, in this work, the ab initio quantum transport approach is utilized to study the transport properties of monolayer VTe2/WTe2 heterojunction-based FETs possessing double gates (DGs) with a 5 nm gate length (L-g). Our theoretical simulations demonstrate that the DG-cold-source VTe2/WTe2 FETs with a 5 nm L-g and 2 or 3 nm proper underlap (U-L) meet the basic requirements of the on-state current (I-on), power dissipation (PDP), and delay time (tau) for the 2028 needs of the International Technology Roadmap for Semiconductor (ITRS) 2013, which ensures their high-performance and low-power-dissipation device applications. Moreover, the DG-cold-source VTe2/WTe2-based FETs with a 3 nm L-g and 2 or 3 nm U-L meet the high-performance requirements of I-on, tau, and PDP for the 2028 needs of ITRS 2013. Additionally, by further considering the negative capacitance technology in devices, the parameters tau, I-on, and PDP of the VTe2/WTe2-based FETs with a 1 nm L-g and 3 nm U-L meet well with the 2028 needs for ITRS 2013 towards high-performance device applications. Our theoretical results uncover that the 2D DG-cold-source VTe2/WTe2 FETs can be used as a new kind of promising material candidate to drive the scaling of Moore's law down to 1 nm.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要