Packaging of a 25-Tiles Device on Large Dimension AlN Ceramic Substrate Keeping Low Dead Areas and Tight Planarity

Sarah Renault,Frédéric Berger,Rémi Franiatte, Daniel Mermin, Baptiste Goubault de Brugière

2023 IEEE CPMT Symposium Japan (ICSJ)(2023)

引用 0|浏览0
暂无评分
摘要
Chiplet architecture technologies, in addition to expanding computing resources, is also applicable to high-resolution optical sensors development, meeting low dead areas and good planarity on the whole focal plane. While choosing a monolithic solution soon leads to yield issues, we explored a packaging solution with 25 chips butted in an array on a ceramic substrate. Many challenges were addressed: first, minimizing the distance between chips, in order to keep a constant pitch on a chip and in between chips; second, controlling the bonding position of each chip to ensure a good planarity on the whole focal plane. In addition, a specific design work was provided to ensure a good signal integrity on the ceramic package. Finally, temperature modelisations were made to optimize the design of the ceramic package and extract correctly the heat on the backface.
更多
查看译文
关键词
Chiplet,grinding,TSV,dicing,Balling,flip-chip,tiling,ceramic package
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要