谷歌浏览器插件
订阅小程序
在清言上使用

Design and Simulation of Multi-State D-Latch Circuit Using QDC-SWS FETs

International Journal of High Speed Electronics and Systems(2023)

引用 0|浏览2
暂无评分
摘要
This paper presents a novel D-latch circuit using multi-state quantum dot channel (QDC) spatial wavefunction-switched (SWS) field-effect transistors (FET). The SWS-FET has two or more vertically stacked quantum-well or quantum dot (QD) layers where the magnitude of the gate voltage determines the location of carriers in each channel. Spatial location is used to encode multiple logic states along with the carrier transport in mini-energy bands formed in GeO x -Ge/ SiO x -Si quantum dot superlattice (QDSL), and to obtain 8-states operation. The design is based on the 8-state inverter using QDC SWS-FETs in CMOS-X configuration. This could be a new paradigm for designing flip-flops and registering more complex sequential circuits. The proposed design leads to reduced propagation delay and a smaller Si footprint.
更多
查看译文
关键词
multi-state,d-latch,qdc-sws
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要