Efficiently Testable Circuits Without Conductivity

THEORY OF CRYPTOGRAPHY, TCC 2023, PT III(2023)

引用 0|浏览0
暂无评分
摘要
The notion of "efficiently testable circuits" (ETC) was recently put forward by Baig et al. (ITCS'23). Informally, an ETC compiler takes as input any Boolean circuit C and outputs a circuit/inputs tuple (C', T) where (completeness) C' is functionally equivalent to C and (security) if C' is tampered in some restricted way, then this can be detected as C' will err on at least one input in the small test set T. The compiler of Baig et al. detects tampering even if the adversary can tamper with all wires in the compiled circuit. Unfortunately, the model requires a strong "conductivity" restriction: the compiled circuit has gates with fan-out up to 3, but wires can only be tampered in one way even if they have fan-out greater than one. In this paper, we solve the main open question from their work and construct an ETC compiler without this conductivity restriction. While Baig et al. use gadgets computing the AND and OR of particular subsets of the wires, our compiler computes inner products with random vectors. We slightly relax their security notion and only require that tampering is detected with high probability over the choice of the randomness. Our compiler increases the size of the circuit by only a small constant factor. For a parameter lambda(think lambda <= 5), the number of additional input and output wires is vertical bar C vertical bar(1/lambda), while the number of test queries to detect an error with constant probability is around 2(2 lambda).
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要