IBIS Model Simulation Accuracy Improvement by Including Power-supply-induced Jitter Effect

IEEE Transactions on Signal and Power Integrity(2024)

引用 0|浏览1
暂无评分
摘要
The power-aware input/output buffer information specification (IBIS) model does not correctly account for the delay change caused by supply voltage noise. This article presents a new modification algorithm that improves the accuracy of the IBIS model by including the power-supply-induced jitter (PSIJ) sensitivity effect; more specifically, the DC jitter sensitivity effect. The procedure of extracting the key parameters and modifying the switching coefficients is presented and applied in a real design. The performance of the modified IBIS model is validated using two designs, and the simulation accuracy is improved significantly compared to that of the traditional IBIS model. The improved IBIS model is applicable to situations when there is DC or AC noise on the power rail. The pre-driver propagation delay can also be characterized in the simulation by including the pre-driver PSIJ effect. The algorithm is efficient while straightforward and easily implemented by introducing just one parameter to the IBIS model.
更多
查看译文
关键词
Power supply induced jitter (PSIJ),jitter sensitivity,input/output buffer information specification (IBIS),propagation delay,modification algorithm,switching coefficient
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要