A Novel approach to design secure and reliable SRAM from power analysis attack using power equalizer circuit

2024 8th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)(2024)

引用 0|浏览0
暂无评分
摘要
Power analysis side channel attacks are very prominent among attackers to extract secret data temporarily stored in SRAM. This paper presents a novel method in which a power equalizer circuit is used in 6T cell to design secure and reliable memory in all three operations. Monte-Carlo simulations of 1000 samples has been performed to obtain data prediction probability which is 0.03%, 1.36% and 1.88% during read, write and hold operations respectively for proposed cell.
更多
查看译文
关键词
SRAM,SCA and Power dissipation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要