A New Method for Design of Robust Digital Circuits

ISQED '05 Proceedings of the 6th International Symposium on Quality of Electronic Design(2005)

引用 62|浏览0
暂无评分
摘要
As technology continues to scale beyond 100nm, there is a significant increase in performance uncertainty of CMOS logic due to process and environmental variations.Traditional circuit optimization methods assuming deterministic gate delays produce a flat "wall" of equally critical paths, resulting in variation-sensitive designs.This paper describes a new method for sizing of digital circuits, with uncertain gate delays, to minimize their performance variation leading to a higher parametric yield.The method is based on adding margins on each gate delay to account for variations and using a new "soft maximum" function to combine path delays at converging nodes.Using analytic models to predict the means and standard deviations of gate delays as posynomial functions of the device sizes, we create a simple, computationally efficient heuristic for uncertainty-aware sizing of digital circuits via Geometric programming.Monte-Carlo simulations on custom 32bit adders and ISCAS'85 benchmarks show that about 10% to 20% delay reduction over deterministic sizing methods can be achieved, without any additional cost in area.
更多
查看译文
关键词
uncertainty-aware sizing,gate delay,robust digital circuits,new method,path delay,delay reduction,deterministic sizing method,digital circuit,performance uncertainty,deterministic gate delay,uncertain gate delay,monte carlo methods,design methodology,robustness,uncertainty,cmos logic,solid modeling,standard deviations,adders,32 bit,monte carlo simulation,critical path,integrated circuit design,cmos technology,standard deviation,digital circuits,logic design,geometric programming,monte carlo simulations
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要