Performance trade-offs in FinFET and gate-all-around device architectures for 7nm-node and beyond

2015 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)(2015)

引用 78|浏览57
暂无评分
摘要
A comparative DC and AC performance evaluation between tri-gate FinFETs and gate-all-around nanowire FETs is carried out for potential sub-7nm technology node. The comparative analysis of the intrinsic and parasitic components using the classical drift-diffusion transport and quantization models indicates that a wider and thinner stacked nanosheet-type design can address the issues associated with conventional nanowire devices while demonstrating improved performance relative to FinFET. The optimization of the wire suspension region is found to be critical for Ieff-Ceff performance trade-offs.
更多
查看译文
关键词
FinFET,gate-all-around (GAA),Nanowire (NW),Nanosheet (NS),TCAD
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要