A novel sub-10 ps resolution TDC for CMOS SPAD array

2018 25th IEEE International Conference on Electronics, Circuits and Systems (ICECS)(2018)

引用 10|浏览17
暂无评分
摘要
In this work, we present a novel Time-to-Digital Converter (TDC) for single-chip integration in Single-Photon Avalanche-Diode (SPAD) array and digital Silicon Photomultiplier (SiPM). Such novel detector-timing electronics combination will be suitable for Time-Correlated Single-Photon Counting (TCSPC) applications and direct Time-Of-Flight (TOF) measurements. The proposed TDC is based on a 200 MHz 4-bit counter that guarantees a Full-Scale Range of 80 ns. Two interpolators exploit the sliding scale technique to reduce the Differential Non-Linearity (DNL). Besides the coarse interpolation, the multi-stage interpolators have a novel dual-fine interpolation that guarantees a resolution as good as 7 ps, with a conversion time (< 50 ns) much shorter compared to typical architectures based on Vernier delay lines.
更多
查看译文
关键词
Synchronization,Interpolation,Clocks,Delay lines,Delays,Signal resolution
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要