Process development and reliability for wafer-level 3D IC integration using micro-bump/adhesive hybrid bonding and via-last TSVs

2018 19th International Conference on Electronic Packaging Technology (ICEPT)(2018)

引用 1|浏览10
暂无评分
摘要
Wafer-level hybrid bonding and through silicon vias (TSVs) are key technologies to fabricate 3D IC products with ultra-fine pitch bumps and high interconnects density. In this work, process optimization and reliability evaluation of 3D IC integration using wafer-level micro-bump/dry film adhesive hybrid bonding and via-last TSVs were presented. In order to obtain a well hybrid bonding interface, various hybrid bonding methods, i.e., low temperature bonding using no reflowed bump, high temperature bonding using no reflowed bump, and high temperature bonding using reflowed bump, were investigated. Key processes including dry film lamination, hybrid bonding, and via-last TSV fabrication were developed. Reliability of the hybrid bonded chips were characterized by various tests. The results indicate that wafer-level hybrid bonding with via-last TSVs approach is a reliable, simple solution to fabricate 3D IC products.
更多
查看译文
关键词
3D IC,wafer-level hybrid bonding,insert Cu pillar solder bump,dry film adhesive,TSVs,reliability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要