谷歌浏览器插件
订阅小程序
在清言上使用

A Novel Architecture to Build Ideal-linearity Neuromorphic Synapses on a Pure Logic FinFET Platform Featuring 2.5ns PGM-time and 1012 Endurance

2019 Symposium on VLSI Technology(2019)

引用 0|浏览16
暂无评分
摘要
In this work, we will explore pure logic FinFET devices to realize the functionality of linear weight tuning capability as electric synapses. The unit cell of this new FinFET synapse is composed of two identical FinFETs in series; one serves as control and the other one as storage. This new FinFET synapse exhibits ideal linearity with nearly infinity training cycles (>10 12 ), much lower programming voltage, 0.85V, and faster speed, 2.5ns. It can also analogically increase or decrease the transistor's V th to vary the drain conductance. As far as the analog performance is concerned, it performs excellent linearity and a wide tuning-window (20×) of weight-tuning capability. 1kb synaptic array has also been designed. The spice-simulated results have shown that new FinFET synaptic array can expand the array-size to 64×64, exhibiting 300× of SNR, w.r.t. that of RRAM array. Finally, the training of the neural network based on the proposed FinFET synapse can achieve 97.43% accuracy as high as the GPU one does.
更多
查看译文
关键词
pure logic FinFET devices,electric synapses,lower programming voltage,weight-tuning capability,FinFET synaptic array,FinFET synapse,linear weight tuning,pure logic FinFET platform,neuromorphic synapses,voltage 0.85 V
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要