谷歌浏览器插件
订阅小程序
在清言上使用

Design of an Area-Efficient Computing in Memory Platform Based on STT-MRAM

IEEE Transactions on Magnetics(2021)

引用 18|浏览59
暂无评分
摘要
In the era of big data, the memory wall between the processor and the memory as well as leakage current have become major bottlenecks of the traditional CMOS-based Von-Neumann computer architecture. Computing-in-memory (CiM) based on non-volatile memories (NVMs) is considered a promising method to solve the above-mentioned issues in computing systems. In this article, we propose a CiM platform based on spin-transfer torque magnetic random access memory (STT-MRAM). On the basis of the conventional CiM with AND/OR logic functions, the full-adder (FA) arithmetic operation is achieved with slight circuits modification by exploiting majority logic. Due to the parallel processing of carry and sum operations in multi-bit FA operation, the latency overhead caused by the two-step scheme is acceptable. The hybrid spintronic/CMOS simulations on the 40 nm technology node prove the functionality and performance of the proposed CiM platform.
更多
查看译文
关键词
Area-efficient,computing-in-memory (CiM),full-adder (FA),spin-transfer torque magnetic random access memory (STT-MRAM)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要