Wafer Stacked Wide I/O DRAM with One-step TSV Technology

2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)(2022)

引用 2|浏览8
暂无评分
摘要
A cost-effective TSV technology called "one-step TSV" is applied to wafer stacked wide I/O DRAM. After planarization of incoming wafers, face-to-face (F2F) fusion bonding is done for DRAM wafers followed by TSV fabrication to electrically connect each DRAM layer. The memory bus width is 32 bits per layer, and the total memory bus width becomes 32 bits multiplied by the number of layers. Leakage current, TSV resistance, storage capacitance of DRAM cells and threshold voltage Vth of nMOS and pMOS are evaluated, and no degradation due to wafer stacking and TSV process is confirmed. Process feasibility of one-step TSV is successfully demonstrated for 2-layer wide I/O DRAM.
更多
查看译文
关键词
One-step TSV,Wafer-to-Wafer bonding,3D stacked memory,Wide I/O DRAM
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要