Analog Techniques for Low-power High-Performance Switched-Capacitor Sigma-Delta Modulators.

2023 30th IEEE International Conference on Electronics, Circuits and Systems (ICECS)(2023)

引用 0|浏览5
暂无评分
摘要
This paper presents some innovative techniques for the implementation of high-performance Switched-Capacitor Sigma-Delta Modulators (SC-SDMs). The case of a single-bit single-loop topology is studied, where the main performance limitations are from the first integrator. The performance of this block in terms of linearity and noise have been analyzed and significant improvements have been achieved with new techniques, with limited or zero power consumption increase. These techniques aim to tackle some performance limitations, such as the slew-rate and operational amplifier noise folding. When applied to a $2^{\mathrm {nd}}$-order SC-SDM, they enable to achieve a Dynamic Range of 115 dB (i.e. 18.8 bits) on a 1kHz bandwidth, with a power consumption of $165 \mu W$ from a 1.2 V supply.
更多
查看译文
关键词
Analog-to-Digital Converters,Delta-Sigma Modulators,switched-capacitors,Single-Stage Amplifier
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要